# **PRODUCT SPECIFICATION** # 10.4" TFT LCD MODULE MODEL: YDP LCD I 1040 - < >> Preliminary Specification - < >> Finally Specification | | CUSTOMER'S APPROVAL | | | | | | |-----------|---------------------|-------|--|--|--|--| | CUSTOMER: | | | | | | | | SIG | NATURE: | DATE: | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | APPROVED | PM | PD | PREPARED | |----------|---------------------|----------|----------------| | BY | REVIEWED | REVIEWED | BY | | | S. G. H<br>20240730 | | Funny 20240730 | knitter-switch # **Revision History** | Revision | Date | Originator | Detail | Remarks | |----------|------------|------------|--------------------------|---------| | 1.0 | 2024.06.03 | LL | Initial Release | | | 1.1 | 2024.07.30 | ZFY | Correct the error(pin11) | P11 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # **Table of Contents** | No. | Ite | em | Page | |-----|---------|---------------------------------------------------------------|------| | 1. | Gene | ral Description | 5 | | 2. | Modu | le Parameter | 5 | | 3. | Absol | ute Maximum Ratings | 5 | | 4. | DC C | haracteristics | 6 | | 5. | Backl | ight Characteristic | 6 | | | 5.1. | Backlight Characteristic | 6 | | | 5.2. | Backlighting circuit | 6 | | 6. | Optica | al Characteristics | 7 | | | 6.1. | Optical Characteristics | 7 | | | 6.2. | Definition of Response Time | 7 | | | 6.3. | Definition of Contrast Ratio | 8 | | | 6.4. | Definition of Viewing Angles | 8 | | | 6.5. | Definition of Color Appearance | 9 | | | 6.6. | Definition of Surface Luminance, Uniformity and Transmittance | 9 | | 7. | Block | Diagram and Power Supply | 10 | | 8. | Interfa | ace Pins Definition | 11 | | 9. | AC CI | haracteristics | 13 | | | 9.1. | Reset Timing | 13 | | | 9.2. | SPI electronic characteristics | 14 | | | 9.3. | LVDS electronic characteristics | 15 | | | 9.4. | DSI D-PHY electronic characteristics | 16 | | | 9.5. | Timing for DSI Video mode | | | | 9.6. | RGB timing table | | | 10. | | ty Assurance | | | | | Purpose | | | | | Standard for Quality Test | | | | | Nonconforming Analysis & Disposition | | | | | Agreement Items | | | | | Standard of the Product Visual Inspection | | | | | Inspection Specification | | | | | Classification of Defects | | | | | Identification/marking criteria | | | | | Packaging | | | 11 | | Dility Specification | | | | | utions and Warranty | | | | | Safety | | | | | Handling | | | | | Storage | | | | | Metal Pin (Apply to Products with Metal Pins) | | | | | Operation | | | | | Static Electricity | | | | | Limited Warranty | | | 12 | | aging | | | 13. | 1 0000 | <b>1</b> 9" 19 | | | 14. | utline Drawingutline | 34 | |-----|----------------------|----| # 1. General Description The specification is a transmissive type color active matrix liquid crystal display (LCD) which uses amorphous thin film transistor (TFT) as switching devices. This product is composed of a TFT-LCD panel, driver ICs and a backlight unit. #### 2. Module Parameter | Features | Details | Unit | |-----------------------------|-----------------------------------------|------------| | Display Size(Diagonal) | 10.4" | | | LCD type | IPS TFT | | | Display Mode | Transmissive / Normally Black | | | Resolution | 1024 x 768 | Pixels | | View Direction | full view | Best Image | | Module Outline | 236.00(H) x 174.30(V) x 6.25(T) (Note1) | mm | | Active Area | 211.20(H) x 158.40(V) | mm | | Pixel Pitch | 206.25 x 206.25 | um | | Pixel Arrangement | RGB Vertical stripe | | | Display Colors | 16.7 M | | | Interface | MIPI/LVDS/RGB/I2C | | | Driver IC | JD9168S | - | | With or Without Touch Panel | Without | | | Operating Temperature | -0∼50 | °C | | Storage Temperature | -10~60 | °C | | Weight | TBD | g | Note 1: Exclusive hooks, posts, FFC/FPC tail etc. ## 3. Absolute Maximum Ratings GND=0V, Ta=25°C | Item | Symbol | Min. | Max. | Unit | |-----------------------|--------|------|------|------| | Supply Valtage | VDD | -0.3 | 6.3 | V | | Supply Voltage | IOVCC | -0.3 | 3.6 | V | | Storage temperature | Tstg | -0 | +50 | °C | | Operating temperature | Тор | -10 | +60 | °C | **Note 1:** If Ta below 50°C, the maximal humidity is 90%RH, if Ta over 50°C, absolute humidity should be less than 60%RH. **Note 2:** The response time will be extremely slow when the operating temperature is around -10 $^{\circ}$ C, and the back ground will become darker at high temperature operating. #### 4. DC Characteristics | ltem | Symbol | Min. | Тур. | Max. | Unit | |-------------------------------------------|----------------------------------|-----------|------|-----------|------| | Cupply Voltage | VDD | 2.5 | 3.3 | 6.0 | V | | Supply Voltage | IOVCC | 2.5 | - | 3.3 | V | | Logic Low input voltage | V <sub>IL</sub> | 0 | - | 0.3*IOVCC | V | | Logic High input voltage | V <sub>IH</sub> | 0.7*IOVCC | - | IOVCC | V | | Logic Low output voltage | $V_{OL}$ | 0 | - | 0.2*IOVCC | V | | Logic High output voltage | V <sub>OH</sub> | 0.8*IOVCC | - | IOVCC | V | | Differential input high threshold voltage | $Rx_{VTH}$ | +0.1 | +0.2 | +0.3 | V | | Differential input low threshold voltage | Rx <sub>VTL</sub> | -0.3 | -0.2 | -0.1 | V | | Input voltage range (singled-end) | Rx <sub>VIN</sub> | 0.7 | - | 1.7 | V | | Differential input common mode voltage | Rx <sub>VCM</sub> | 1.0 | 1.2 | 1.4 | V | | Current Consumption<br>All White | I <sub>DD+</sub> I <sub>IO</sub> | - | TBD | - | mA | # 5. Backlight Characteristic # 5.1. Backlight Characteristic | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | |-----------------------|---------------------------------------------------------------|------------------------------------|------|-------|------|----------| | Forward Voltage | VF | Ta=25 °C, I <sub>F</sub> =60mA/LED | 11.2 | 12.4 | 13.2 | <b>V</b> | | Forward Current | lF | Ta=25 °C, V <sub>F</sub> =3.1V/LED | - | 480 | - | mA | | Power dissipation | Pb | - | - | 5.952 | - | W | | Uniformity | Avg | - | - | 80 | - | % | | LED working life(25℃) | - | | - | 30000 | - | Hrs | | Drive method | Constant current | | | | | | | LED Configuration | 32 White LEDs (4 LEDs in one string and 8 groups in parallel) | | | | | | Note1: LED life time defined as follows: The final brightness is at 50% of original brightness. The environmental conducted under ambient air flow, at Ta=25 $\pm 2$ °C,60%RH $\pm 5\%$ , $I_F$ =60mA/LED. ## 5.2. Backlighting circuit # 6. Optical Characteristics ## 6.1. Optical Characteristics Ta=25°C,VCI=3.3V | | ltem | | Cymbal | Condition | S | pecificati | on | Unit | |----------------------------------|---------------------------|------------|--------|-----------------|------|------------|------|-------| | | | | Symbol | Condition | Min. | Тур. | Max. | Unit | | | Luminance on | | | | | | | | | | $TFT(I_f$ =60 | )mA/LED) | Lv | | 280 | 350 | - | cd/m² | | Backlight On (Transmissive Mode) | Contrast rati | o(See 6.3) | CR | | 1000 | 1200 | - | | | Ž | Respons | se time | Tr | | | 25 | 25 | | | Sive | (See | 6.2) | TF | | - | 25 | 35 | ms | | nis | Chromaticity Transmissive | Red | XR | | - | TBD | - | | | nsr | | | YR | Backlight is on | ı | TBD | - | | | Tra | | | XG | | ı | TBD | - | | | ) u | | | Yg | | 1 | TBD | - | | | l C | | | Хв | Backlight is on | ı | TBD | - | | | | (366 0.3) | blue | YB | | ı | TBD | - | | | ack | | White | Xw | | - | TBD | - | | | æ | | VVIIILE | Yw | | ı | TBD | - | | | | Viewing | Horizontal | θх+ | | 80 | 85 | - | | | | Angle | 9 | θх- | Center CR≥10 | 80 | 85 | - | Deg. | | | (See 6.4) | Vertical | φY+ | Center CIVE 10 | 80 | 85 | - | Deg. | | | (000 0.7) | vertical | φY- | | 80 | 85 | - | | | | NTSC Ratio(Gamut) | | - | θ=0° | 65 | 70 | - | % | ## 6.2. Definition of Response Time ## 6.2.1. Normally Black Type (Negative) Tr is the time it takes to change form non-selected stage with relative luminance 10% to selected state with relative luminance 90%; Tf is the time it takes to change from selected state with relative luminance 90% to non-selected state with relative luminance 10%. Note: Measuring machine: LCD-5100 #### 6.2.2. Normally White Type (Positive) Tr is the time it takes to change form non-selected stage with relative luminance 90% to selected state with relative luminance 10%; Tf is the time it takes to change from selected state with relative luminance 10% to non-selected state with relative luminance 90%; Note: Measuring machine: LCD-5100 or EQUI #### 6.3. Definition of Contrast Ratio Contrast is measured perpendicular to display surface in reflective and transmissive mode. The measurement condition is: | Measuring Equipment | Eldim or Equivalent | | | |--------------------------|--------------------------|--|--| | Measuring Point Diameter | 3mm//1mm | | | | Measuring Point Location | Active Area centre point | | | | Toot nottorn | A: All Pixels white | | | | Test pattern | B: All Pixel black | | | | Contrast setting | Maximum | | | Definitions: CR (Contrast) = Luminance of White Pixel / Luminance of Black Pixel ## 6.4. Definition of Viewing Angles Measuring machine: LCD-5100 or EQUI #### 6.5. Definition of Color Appearance R,G,B and W are defined by (x, y) on the IE chromaticity diagram NTSC=area of RGB triangle/area of NTSC triangleX100% Measuring picture: Red, Green, Blue and White (Measuring machine: BM-7) #### 6.6. Definition of Surface Luminance, Uniformity and Transmittance Using the transmissive mode measurement approach, measure the white screen luminance of the display panel and backlight. - 6.6.1. Surface Luminance: $L_V$ = average ( $L_{P1}$ : $L_{P9}$ ) - 6.6.2. Uniformity = Minimal $(L_{P1}:L_{P9})$ / Maximal $(L_{P1}:L_{P9})$ \* 100% - 6.6.3. Transmittance = $L_V$ on LCD / $L_V$ on Backlight \* 100% Note: Measuring machine: BM-7 # 7. Block Diagram and Power Supply # 8. Interface Pins Definition | No. | Symbol | Function | Remark | |-----|---------|--------------------------------------------------------------------------------|--------| | | | Output voltage from the step-up circuit. | | | | | Connect to a stabilizing capacitor between VGL and system ground. | | | 1 | VGLO | Place a Scotty barrier diode between AVEE and VGL. | | | | | Place a Scotty barrier diode between VGL and system ground. (Optional) | | | | | Output voltage from the step-up circuit. | | | | | Connect to a stabilizing capacitor between VGH and system ground. | | | 2 | VGHO | Place a Scotty barrier diode between AVDD and VGH. (Optional) | | | | | The diode is needed when AVDD come from external power | | | 3 | VSN | Input negative power from system/ external power IC | | | 4 | VSN | Input negative power from system/ external power IC | | | 5 | VSP | Input positive power from system/ external power IC | | | 6 | VSP | Input positive power from system/ external power IC | | | 7 | NC | No connection | | | | CCI | Serial clock input in SPI interface (CMDSEL=1) | | | 8 | SCL | If not use, let it open or IOVCC or GND | | | | CDI | Serial data input / output pin in SPI interface operation (CMDSEL=1). | | | 9 | SDI | If not use, let it open | | | | | Chip select pin. (CMDSEL=1) | | | 40 | 00 | 0: Chip can be accessed; | | | 10 | 10 CS | 1: Chip cannot be accessed. | | | | | If this pin is not used, please connect it to IOVCC | | | 44 | VDD | External High voltage pin is used in OTP program mode, the power is operate at | | | 11 | VPP | 7.8V.If not used, let them open. | | | 12 | BIST | No connection | | | | | Serial data input / output pin in I2C interface operation. (CMDSEL=0). | | | 13 | SCA I2C | If use I2C interface, reserve 4.7Kohm resistance to IOVCC on FPC. | | | | | If not use, please connect it to IOVCC. | | | | | Serial clock input in I2C interface. (CMDSEL=0) | | | 14 | SDL I2C | If use I2C interface, reserve 4.7Kohm resistance to IOVCC on FPC. | | | | | If not use, please connect it to IOVCC | | | 15 | NC | No connection | | | 16 | IOVCC | Power supply | | | 17 | IOVCC | Power supply | | | 18 | IOVCC | Power supply | | | 19 | GND | Ground | | | 20 | D3P | LVDS/MIPI-DSI Data differential signal input pins. (Data lane 3) | | | 20 | טאר | if not used , Please connected to VSSH or open | | | 24 | ואמר | LVDS/MIPI-DSI Data differential signal input pins. (Data lane 3) | | | 21 | D3N | if not used , Please connected to VSSH or open | | | 22 | GND | Ground | | | 23 | CLKP | LVDS/MIPI-I | LVDS/MIPI-DSI CLOCK differential signal input pins. | | | | | | | |----|---------|---------------|-----------------------------------------------------|--------------------------------------|-----------------|--|--|--|--| | 23 | CLKP | if not used, | Please connect | ted to VSSH or open | | | | | | | 24 | CLIVN | LVDS/MIPI-I | LVDS/MIPI-DSI CLOCK differential signal input pins. | | | | | | | | 24 | CLKN | if not used, | if not used , Please connected to VSSH or open | | | | | | | | 25 | GND | Ground | | | | | | | | | 26 | Dab | LVDS/MIPI-I | DSI Data differe | ential signal input pins. (Data lane | 2) | | | | | | 20 | D2P | if not used, | Please connect | ted to VSSH or open | | | | | | | 27 | D2N | LVDS/MIPI-I | OSI Data differe | ential signal input pins. (Data lane | 2) | | | | | | 21 | DZIN | if not used, | Please connect | ted to VSSH or open | | | | | | | 28 | GND | Ground | | | | | | | | | 29 | D1P | LVDS/MIPI-I | OSI Data differe | ential signal input pins. (Data lane | : 1) | | | | | | 29 | DIF | if not used , | Please connect | ted to VSSH or open | | | | | | | 30 | D1N | LVDS/MIPI-I | OSI Data differe | ential signal input pins. (Data lane | : 1) | | | | | | 30 | DIN | if not used , | Please connect | ted to VSSH or open | | | | | | | 31 | GND | Ground | Ground | | | | | | | | 32 | D0P | LVDS/MIPI-I | OSI Data differe | ential signal input pins. (Data lane | : 0) | | | | | | 32 | DUF | if not used , | Please connect | ted to VSSH or .open | | | | | | | 33 | D0N | LVDS/MIPI-I | OSI Data differe | ential signal input pins. (Data lane | : 0) | | | | | | 33 | DOIN | if not used, | Please connect | ted to VSSH or .open | | | | | | | 34 | GND | Ground | | | | | | | | | 35 | RESET | Reset pin. S | Setting either pi | n low initializes the LSI. Must be | e reset (active | | | | | | 33 | INLOCI | low) after po | wer is supplied | | | | | | | | | | Standby mo | de | | | | | | | | 00 | 0.TD\/D | | STBYB | IC Status | | | | | | | 36 | STBYB | | 0 | Standby Mode | | | | | | | | | 1 Normal Mode | | | | | | | | | 37 | GND | Ground | | | | | | | | | 38 | GND | Ground | | | | | | | | | 39 | GND | Ground | | | | | | | | | 40 | NC | No connection | | | | | | | | # BLU: | No. | Symbol | Function | | | | | |-----|--------|-------------------|--|--|--|--| | 1 | Α | Backlight anode | | | | | | 2 | K | Backlight cathode | | | | | #### **AC Characteristics** #### 9.1. Reset Timing Reset input timings | Symbol | Parameter | Related pins | Min. | Max. | Unit | |-----------------|------------------------------------|--------------|------|----------------------------|------| | $t_{RW}$ | Reset "L" pulse width(2) | RESX | 20 | - | μs | | 4 | D | - | - | 5 <sup>(5)</sup> | ms | | t <sub>RT</sub> | Reset complete time <sup>(3)</sup> | - | - | 120 <sup>(6) (7) (8)</sup> | ms | #### Note: - (1) The reset complete time also required time for loading ID bytes from OTP to registers. This loading is done every time when there is HW reset complete time $(t_{RT})$ within 5 ms after a rising edge of RESX. - (2) Spike due to an electrostatic discharge on RESX line does not cause irregular system reset according to the table below. | RESX Pulse | Action | |-------------------------|----------------| | Shorter than 15 µs | Reset Rejected | | Longer than 20 µs | Reset | | Between 15 µs and 20 µs | Reset Start | - (3) During the resetting period, the display will be blanked (The display is entering blanking sequence, which maximum time is 120 ms, when Reset Starts in Sleep Out -mode. The display remains the blank state in Sleep In -mode) and then returns to Default condition for H/W reset. - (4) Spike Rejection also applies during a valid reset pulse as shown below: **Reset timings** - (5) When Reset is applied during Sleep In Mode.(6) When Reset is applied during Sleep Out Mode.(7) It is necessary to wait 5msec after releasing RESX before sending commands. Also Sleep Out command cannot be sent for 120msec. - (8) After Sleep Out command, it is necessary to wait 120msec then send RESX. #### 9.2. SPI electronic characteristics : SPI interface AC characteristics (T<sub>A</sub>=25°C, IOVCC=3.3V, VCI=3.3V) | Signal | Symbol | Parameter | Min. | Max. | Unit | Description | |----------------|---------------------------------------------------------|------------------------------------------------------------------------|-----------------|-------------|------|---------------------| | CSX | t <sub>css</sub><br>t <sub>csh</sub> | Chip select setup time (Write) Chip select setup time (Read) | 40<br>40 | - | ns | - | | SCL<br>(Write) | t <sub>wc</sub> | Write cycle Control pulse "H" duration Control pulse "L" duration | 100<br>40<br>40 | -<br>-<br>- | ns | - | | SCL<br>(Read) | t <sub>rc</sub><br>t <sub>rdh</sub><br>t <sub>rdl</sub> | Read cycle<br>Control pulse "H" duration<br>Control pulse "L" duration | 150<br>60<br>60 | -<br>-<br>- | ns | - | | SDA<br>(Write) | t <sub>ds</sub><br>t <sub>dt</sub> | Data setup time<br>Data hold time | 30<br>30 | - | ns | Note <sup>(1)</sup> | | SDA<br>(Read) | t <sub>acc</sub><br>t <sub>od</sub> | Read access time<br>Output disable time | -<br>10 | 35<br>50 | ns | Note | - Note: (1) For maximum C<sub>L</sub>=30pF, for minimum C<sub>L</sub>=8pF. (2) The input signal rise time and fall time (tr, tf) is specified at 15 ns or less. (3) Logic high and low levels are specified as 30% and 70% of IOVCC for Input signals. #### : SPI interface AC characteristics #### 9.3. LVDS electronic characteristics T<sub>SW</sub>: Strobe width (Internal data sampling window) R<sub>spos</sub>: Receiver strobe position T<sub>RSKM</sub>: Receiver strobe margin # : LVDS AC characteristics | Signal | Symbol | Min. | Тур | Max. | Unit | Description | |------------------------|--------------------|------|----------------------------|------|------|------------------------------------------------------------| | Clock frequency | Rx <sub>FCLK</sub> | 30 | - | 75 | MHz | - | | Input data skew margin | T <sub>RSKM</sub> | 500 | - | 1 | ps | VID = 200mV<br>RxVCM = 1.2V<br>@Rx <sub>FCLK</sub> =75MHz | | Clock high time | T <sub>LVCH</sub> | - | 4/(7x Rx <sub>FCLK</sub> ) | 1 | ns | - | | Clock low time | T <sub>LVCL</sub> | - | 3/(7xRx <sub>FCLK</sub> ) | - | ns | - | | PLL wake-up time | TenPLL | - | - | 150 | us | - | # : LVDS AC characteristics #### 9.4. DSI D-PHY electronic characteristics #### The Description of D-PHY Layer In general, the DSI - PHY may contain the following electrical functions: Low-Power Receiver (LP-RX), High-Speed Receiver (HS-RX), the Low-Power Contention Detector (LP-CD), and Low Power Transmitter (LP-TX). Figure 11.5 shows the complete set of electronic functions required for a fully featured PHY transceiver. Electronic functions of a D-PHY transceiver Figure shows both the HS and LP signal levels of electronic characteristics, respectively. Where, the HS receiver utilizes low-voltage swing differential signaling. The LP transmitter and LP receiver utilize low-voltage swing single signaling. Because the HS signaling levels are below the LP low-level input threshold, Lane switches between Low-Power and High-Speed mode during normal operation. HS and LP signal levels #### The Electronic Characteristics of Low-Power Transmitter (TX) The Low-Power TX shall be a slew-rate controlled push-pull driver. It is used for driving the Lines in all Low-Power modes. Hence, it is important to keep static power consumption of a LP TX be as low as possible. Under tables list DC and AC characteristic for Low power transmitter. | Parameter | Description | Min. | Тур. | Max. | Unit | Note | |------------------|----------------------------|------|------|------|------|------| | $V_{OH}$ | Thevenin output high level | 1.1 | 1.2 | 1.3 | V | - | | V <sub>OL</sub> | Thevenin output low level | -50 | - | 50 | mV | | | Z <sub>OLP</sub> | Output impedance of LP-TX | 110 | - | - | Ω | (1) | **Note:** (1)Though no maximum value for $Z_{OLP}$ is specified, the LP transmitter output impedance shall ensure the $t_{RLP}/t_{FLP}$ specification is met. #### **LP-TX DC Specifications** | Parameter | Description | Min. | Тур. | Max. | Unit | Note | |------------------------------------|---------------------------------------------------|------------------------------|------|------|-------|-----------------| | t <sub>RLP</sub> / <sub>tFLP</sub> | 15%-85% rise time and fall time | - | - | 25 | ns | (1) | | T <sub>LP-PER-TX</sub> | Period of the LP exclusive-OR clock | 90 | | | ns | | | | Slew rate @ CLOAD = 0pF | 30 | - | 500 | mV/ns | (1),(3),(5),(6) | | | Slew rate @ CLOAD = 5pF | - | - | 300 | mV/ns | (1),(3),(5),(6) | | | Slew rate @ CLOAD = 20pF | - | - | 250 | mV/ns | (1),(3),(5),(6) | | | Slew rate @ CLOAD = 70pF | - | - | 150 | mV/ns | (1),(3),(5),(6) | | δV/δt <sub>SR</sub> | Slew rate @ CLOAD = 0 to 70pF (Rising Edge Only) | 30 | - | - | mV/ns | (1),(3),(7) | | | Slew rate @ CLOAD = 0 to 70pF (Rising Edge Only) | 30-0.075 *<br>(VO, INST-700) | - | - | mV/ns | (1),(8),(9) | | | Slew rate @ CLOAD = 0 to 70pF (Falling Edge Only) | 30 | - | - | mV/ns | (1),(2),(3) | | $C_{LOAD}$ | Load capacitance | - | - | 70 | pF | - | Note: (1) CLOAD includes the low-frequency equivalent transmission line capacitance. The capacitance of TX and RX are assumed to always be <10pF. The distributed line capacitance can be up to 50pF for a transmission line with 2ns delay. - (2) When the output voltage is between 400 mV and 930 mV. - (3) Measured as average across any 50 mV segment of the output signal transition. - (4) This parameter value can be lower than TLPX due to differences in rise vs. fall signal slopes and trip levels and mismatches between Dp and Dn LP transmitters. - (5) This value represents a corner point in a piecewise linear curve. - (6) When the output voltage is in the range specified by VPIN(absmax). - (7) When the output voltage is between 400 mV and 700 mV. - (8) Where VO,INST is the instantaneous output voltage, VDP or VDN, in millivolts. - (9) When the output voltage is between 700 mV and 930 mV. #### **LP-TX AC Specifications** #### The Electronic Characteristics of Receiver (RX) This part includes two parts which Low-Power RX and High-Speed RX. Because they have differential DC and AC characteristic, first to describe LP-RX then describe HS-RX. #### Low-Power Receiver (RX) The low power receiver is an un-terminated, single-ended receiver circuit. The LP receiver is used to detect the Low-Power state on each pin. For high robustness, the LP receiver shall filter out noise pulses and RF interference. It is recommended the implementer optimize the LP receiver design for low power. The LP receiver shall reject any input glitch when the glitch is smaller than eSPIKE. The filter shall allow pulses wider than TMIN to propagate through the LP receiver. The Figure 11.7 shows Input Glitch Rejection of Low-Power RX. In addition, under tables list DC and AC characteristic for LP-RX. Input Glitch Rejections of Low-Power Receivers | Parameter | Description | Min. | Тур. | Max. | Unit | Note | |-----------------|-------------------------------------------|------|------|------|------|------| | $V_{IH}$ | Logic 1 input threshold | 880 | - | - | mV | - | | V <sub>IL</sub> | Logic 0 input threshold, not in ULP state | - | - | 550 | mV | - | LP-RX DC Specifications | Parameter | Description | Min. | Тур. | Max. | Unit | Note | |--------------------|-----------------------------------|------|------|------|------|---------| | e <sub>SPIKE</sub> | Input pulse rejection | - | - | 300 | V.ps | 1, 2, 3 | | T <sub>MIN</sub> | Minimum pulse width response | 20 | - | - | ns | 4 | | $V_{INT}$ | Peak-to-peak interference voltage | - | - | 200 | mV | - | | f <sub>INT</sub> | Interference frequency | 450 | - | - | MHz | - | Note: (1) Time-voltage integration of a spike above VIL when being in LP-0 state or below VIH when being in LP-1 state - (2) An impulse less than this will not change the receiver state. - (3) In addition to the required glitch rejection, implementers shall ensure rejection of known RF-interferers. - (4) An input pulse greater than this shall toggle the output. # LP-RX AC Specifications #### **Line Contention Detection** Contention can be inferred by following conditions: - 1. Detect an LP high fault when the LP transmitter is driving high and the pin voltage is less than VIL. - 2. Detect an LP low fault shall be detected when the LP transmitter is driving low and the pad pin voltage is greater than VIHCD. | Parameter | Description | Min. | Тур. | Max. | Unit | Note | |-------------------|------------------------------|------|------|------|------|------| | V <sub>IHCD</sub> | Logic 1 contention threshold | 450 | - | - | mV | - | | $V_{ILCD}$ | Logic 0 contention threshold | - | - | 200 | mV | - | **Contention Detector DC Specifications** #### High-Speed Receiver (RX) The HS receiver is a differential line receiver. It contains a switch-able parallel input termination, ZID, between the positive input pin Dp and the negative input pin Dn. Under Tables list DC and AC characteristic for HS-RX. | Parameter | Description | Min. | Тур. | Max. | Unit | Note | |-----------------|-------------------------------------|------|------|------|------|---------| | $V_{CMRXDC}$ | Common-mode voltage HS receive mode | 70 | - | 330 | mV | (1),(2) | | $V_{IDTH}$ | Differential input high threshold | - | - | 70 | mV | - | | $V_{IDTL}$ | Differential input low threshold | -70 | - | - | mV | - | | $V_{IHHS}$ | Single-ended input high voltage | - | - | 460 | mV | (1) | | $V_{ILHS}$ | Single-ended input low voltage | -40 | - | - | mV | (1) | | Z <sub>ID</sub> | Differential input impedance | 80 | 100 | 125 | Ω | - | Note: (1) Excluding possible additional RF interference of 100mV peak sine wave beyond 450MHz. #### **HS Receiver DC Specifications** | Parameter | Description | Min. | Тур. | Max. | Unit | Note | |-----------------------|-----------------------------------------|------|------|------|-----------|------| | $\Delta V_{CMRX(HF)}$ | Common mode interference beyond 450 MHz | - | - | 100 | $mV_{PP}$ | (1) | | C <sub>CM</sub> | Common mode termination | - | - | 60 | pF | (2) | Note: (1) ΔVCMRX(HF) is the peak amplitude of a sine wave superimposed on the receiver inputs. #### **HS Receiver AC Specifications** This section specifies the required timings on the high-speed signaling interface independent of the electrical characteristics of the signal. The PHY is a source synchronous interface in the Forward direction. In either the Forward or Reverse signaling modes there shall be only one clock source. In the Reverse direction, Clock is sent in the Forward direction and one of four possible edges is used to launch the data. The Master side of the Link shall send a differential clock signal to the Slave side to be used for data sampling. This signal shall be a DDR (half-rate) clock and shall have one transition per data bit time. All timing relationships required for correct data sampling are defined relative to the clock transitions. Therefore, implementations may use frequency spreading modulation on the clock to reduce EMI. The DDR clock signal shall maintain a quadrature phase relationship to the data signal. Data shall be sampled on both the rising and falling edges of the Clock signal. The term "rising edge" means "rising edge of the differential signal, i.e. CLKP – CLKN, and similarly for "falling edge". Therefore, the period of the Clock signal shall be the sum of two successive instantaneous data bit times. This relationship is shown in Figure **DDR Clock Definition** <sup>(2)</sup> This table value includes a ground difference of 50mV between the transmitter and the receiver, the static common-mode level tolerance and variations below 450MHz <sup>(2)</sup> For higher bit rates a 14pF capacitor will be needed to meet the common-mode return loss specification. The same clock source is used to generate the DDR Clock and launch the serial data. Since the Clock and Data signals propagate together over a channel of specified skew, the Clock may be used directly to sample the Data lines in the receiver. Such a system can accommodate large instantaneous variations in UI. The allowed instantaneous UI variation can cause large, instantaneous data rate variations. Therefore, devices shall either accommodate these instantaneous variations with appropriate FIFO logic outside of the PHY or provide an accurate clock source to the Lane Module to eliminate these instantaneous variations. The UIINST specifications for the Clock signal are summarized in following Table. | Parameter | Symbol | Min. | Тур. | Max. | Unit | Note | |------------------|--------------------|------|------|------|------|-------------------------------| | UI instantaneous | UI <sub>INST</sub> | - | - | 3.33 | ns | (1), (2),<br>(3), (4),<br>(5) | Note: (1) This value corresponds to a minimum 300 Mbps data rate. - (2) The minimum UI shall not be violated for any single bit period, i.e., any DDR half cycle within a data burst. - (3) Maximum total bit rate is 630Mbps/per lane of 2 data lanes 24-bit data format - (4) Maximum total bit rate is 600Mbps/per lane of 3 data lanes 24-bit data format - (5) Maximum total bit rate is 500Mbps/per lane of 4 data lanes 24-bit data format #### **Reverse HS Data Transmission Timing Parameters** The timing relationship of the DDR Clock differential signal to the Data differential signal is shown in Figure 11.9. Data is launched in a quadrature relationship to the clock such that the Clock signal edge may be used directly by the receiver to sample the received data. The transmitter shall ensure that a rising edge of the DDR clock is sent during the first payload bit of a transmission burst such that the first payload bit can be sampled by the receiver on the rising clock edge, the second bit can be sampled on the falling edge, and all following bits can be sampled on alternating rising and falling edges. All timing values are measured with respect to the actual observed crossing of the Clock differential signal. The effects due to variations in this level are included in the clock to data timing budget. Receiver input offset and threshold effects shall be accounted as part of the receiver setup and hold parameters. Figure 11.9: Data to Clock Timing Definitions #### **Data-Clock Timing Specifications** The Data-Clock timing specifications are shown in Table 11.15. Implementers shall specify a value $UI_{INST,MIN}$ that represents the minimum instantaneous UI possible within a High-Speed data transfer for a given implementation. Parameters in Table 11.15 are specified as a part of this value.. The setup and hold times, $T_{SETUP[RX]}$ and $T_{HOLD[RX]}$ , respectively, describe the timing relationships between the data and clock signals. $T_{SETUP[RX]}$ is the minimum time that data shall be present before a rising or falling clock edge and $T_{HOLD[RX]}$ is the minimum time that data shall remain in its current state after a rising or falling clock edge. The timing budget specifications for a receiver shall represent the minimum variations observable at the receiver for which the receiver will operate at the maximum specified acceptable bit error rate. The intent in the timing budget is to leave $0.4*UI_{INST}$ , i.e. $\pm 0.2*UI_{INST}$ for degradation contributed by the interconnect. | Parameter | Symbol | Min. | Тур. | Max. | Unit | Note | |-------------------------------|------------------------|------|------|------|--------|------| | Data to Clock Setup Time [RX] | T <sub>SETUP[RX]</sub> | 0.15 | - | - | UIINST | 1 | | Clock to Data Hold Time [RX] | T <sub>HOLD[RX]</sub> | 0.15 | - | - | UIINST | 1 | Note: (1) Total setup and hold window for receiver of 0.3\*UIINST. ## **Data to Clock Timing Specifications** #### **Burst Mode Data Transmission** **High-Speed Data Transmission in Bursts** | Parameter | Description | Min | Тур | Max | UNIT | |---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----|----------------|------| | T <sub>LPX</sub> | Transmitted length of any Low-Power state period | 50 | - | - | ns | | T <sub>HS-PREPARE</sub> | Time that the transmitter drives the Data Lane LP-00 Line state immediately before the HS-0 Line state 40 + 4*U starting the HS transmission | | - | 85 + 6*UI | ns | | T <sub>HS-PREPARE</sub> +<br>T <sub>HS-ZERO</sub> | T <sub>HS-PREPARE</sub> + time that the transmitter drives the HS-0 state prior to transmitting the Sync sequence. | 145 + 10*UI | - | - | ns | | T <sub>D-TERM-EN</sub> | Time for the Data Lane receiver to enable the HS line termination. | • | - | 35 + 4*UI | ns | | T <sub>HS-SETTLE</sub> | Time interval during which the HS receiver shall ignore any Data Lane HS transitions. | 85 + 6*UI | - | 145 +<br>10*UI | ns | | T <sub>HS-TRAIL</sub> | Time that the transmitter drives the flipped differential state after last payload data bit of a HS transmission burst | Max( n*8*UI,<br>60+n*4*UI) | - | - | ns | | T <sub>HS-EXIT</sub> | Time that the transmitter drives LP-11 following a HS burst. | 100 | - | - | ns | # : Switching the Clock Lane between Clock Transmission and Low-Power Mode | Parameter | Description | Min | Тур | Max | UNIT | |-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|------| | T <sub>CLK-POST</sub> | Time that the transmitter continues to send HS clock after the last associated Data Lane has transitioned to LP Mode. | 60 + 52*UI | - | - | ns | | T <sub>CLK-PRE</sub> | Time that the HS clock shall be driven by the transmitter prior to any associated Data Lane beginning the transition from LP to HS mode. | 8*UI | - | , | ns | | T <sub>CLK-PREPARE</sub> | Time that the transmitter drives the Clock Lane LP-00 Line state immediately before the HS-0 Line state starting the HS transmission. | 38 | - | 95 | ns | | T <sub>CLK-PREPARE</sub> +<br>T <sub>CLK-ZERO</sub> | T <sub>CLK-PREPARE</sub> + time that the transmitter drives the HS-0 state prior to starting the Clock. | 300 | - | - | ns | | T <sub>CLK-TERM-EN</sub> | Time for the Clock Lane receiver to enable the HS line termination. | - | - | 38 | ns | | T <sub>CLK-TRAIL</sub> | Time that the transmitter drives the HS-0 state after the last payload clock bit of a HS transmission burst. | 60 | - | - | ns | | T <sub>HS-EXIT</sub> | Time that the transmitter drives LP-11 following a HS burst. | 100 | - | - | ns | ## 9.5. Timing for DSI Video mode # **Vertical Timings** : Vertical Timings for DPI I/F # **Horizontal Timings** : Horizontal Timing for DSI Video mode I/F # 9.6. RGB timing table **TBD** # 10. Quality Assurance #### 10.1.Purpose This standard for Quality Assurance assures the quality of LCD module products supplied to customer. #### 10.2. Standard for Quality Test 10.2.1. Sampling Plan: GB2828.1-2012 Single sampling, general inspection level II 10.2.2. Sampling Criteria: Visual inspection: AQL 1.5 Electrical functional: AQL 0.65. 10.2.3. Reliability Test: Detailed requirement refer to Reliability Test Specification. #### 10.3. Nonconforming Analysis & Disposition - 10.3.1. Nonconforming analysis: - 10.3.1.1. Customer should provide overall information of non-conforming sample for their complaints. - 10.3.1.2. After receipt of detailed information from customer, the analysis of nonconforming parts usually should be finished in one week. - 10.3.1.3. If cannot finish the analysis on time, customer will be notified with the progress status. - 10.3.2. Disposition of nonconforming: - 10.3.2.1. Non-conforming product over PPM level will be replaced. - 10.3.2.2. The cause of non-conformance will be analyzed. Corrective action will be discussed and implemented. #### 10.4. Agreement Items Shall negotiate with customer if the following situation occurs: - 10.4.1. There is any discrepancy in standard of quality assurance. - 10.4.2. Additional requirement to be added in product specification. - 10.4.3. Any other special problem. #### 10.5. Standard of the Product Visual Inspection - 10.5.1. Appearance inspection: - 10.5.1.1. The inspection must be under illumination about 1000 1500 lx, and the distance of view must be at 30cm ± 2cm. - 10.5.1.2. The viewing angle should be 45° from the vertical line without reflection light or follows customer's viewing angle specifications. - 10.5.1.3. Definition of area: A Zone: Active Area, B Zone: Viewing Area, 10.5.2.1. A set of sample to indicate the limit of acceptable quality level must be discussed by both us and customer when there is any dispute happened. 10.5.2.2. New item must be added on time when it is necessary. # 10.6.Inspection Specification | No. | Item | Criteria (Unit: mm) | | | | |-----|-------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------------------|-----------------|-------------------| | 01 | Black / White spot Foreign material (Round type) Pinholes Stain Particles inside cell. (Minor defect) | φ= (a + b)/2 Distance between 2 defects si | Size $\phi \leqslant 0.20$ $0.20 < \phi \leqslant 0$ $0.50 < \phi$ | 50 N | c. Qty nore I≤3 0 | | | | Bright dot | Display Area | Total | | | | | Dark dot | N≤2<br>N≤4 | N≤2<br>N≤4 | Note1 | | | Electrical Defect | Total dot | N ≤ 4 | N≤4<br>N≤4 | | | 02 | (Minor defect) | | Not visible thro | _ | Note 2 | | | | Remark: 1. Bright dot caused by scratc | h and foreign ob | ject accords to | item 1. | | | Glass Chipping Rear of Pad Area: | | | |-----|----------------------------------|-------------------------------------------------|----------------------------------------------| | | (Minor defect) | | | | | | Length and Width | Acc. Qty | | | | c > 3.0, b< 1.0 | 1 | | 06 | (Minor defect) | c< 3.0, b< 1.0 | 2 | | | | c< 3.0, b< 0.5 | 4 | | | | a <glass td="" thic<=""><td>kness</td></glass> | kness | | | b 20 C | | _ | | | a Za | | | | | | | | | | (Minor defect) | | | | | | Length and Width | Acc. Qty | | 0.7 | <u>~</u> | c > 3.0, b< 1.0 | 1 | | 07 | | c< 3.0, b< 1.0 | 2 | | | b | c< 3.0, b< 0.5 | 4 | | | | a <glass td="" thic<=""><td>ckness</td></glass> | ckness | | | a | | | | | Glass Corner Chipping: | | | | | | | | | | (William defect) | Length and Width | Acc. Qty | | | | c < 3.0, b< 3.0 | Ignore | | 08 | | a <glass td="" thic<=""><td></td></glass> | | | | | <u> </u> | | | | | | | | | | | | | | bacc | | | | | | | | | | Glass Burr: | | | | | (Minor defect) | | | | | | | | | | | | | | | | | | | | | | | | | | Length | Acc. Qty | | 09 | | F < 1.0 | Ignore | | | .F. | Olace house death " " | a a mala la | | | <b>→</b> | Glass burr don't affect as | ssemble and module | | | | dimension. | | | | | | | | | | | | | | | | | | | | | | | | l | | | | 10 | FPC Defect: (Minor defect) | | 10.1 Dent, pinhole (w: circuitry width.) 10.2 Open circuit is 10.3 No oxidation, | unacceptable. | d distortion. | |----|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------------|---------------| | 11 | Bubble on Polarizer<br>(Minor defect) | | Diameter<br>φ≤0.30<br>0.30 <φ≤0.50<br>0.50 < φ | Acc. Qty Ignore N≤2 N=0 | | | 12 | Dent on Polarizer<br>(Minor defect) | | Diameter<br>φ≤0.25<br>0.25 <φ≤0.50<br>0.50 < φ | Acc. Qty Ignore N≤4 None | | | 13 | Bezel | 13.1 No rust, distortion on the Bezel. 13.2 No visible fingerprints, stains or other contamination. | | | | | 14 | PCB | | - | | ed on the | | 15 | Soldering | Follow IPC-A-61 | 0C standard | | | | 16 | Electrical Defect<br>(Major defect) | The below defects must be rejected. 16.1 Missing vertical / horizontal segment, 16.2 Abnormal Display. 16.3 No function or no display. 16.4 Current exceeds product specifications. 16.5 LCD viewing angle defect. 16.6 No Backlight. 16.7 Dark Backlight. 16.8 Touch Panel no function. | | | | Remark: LCD Panel Broken shall be rejected. Defect out of LCD viewing area is acceptable. #### 10.7. Classification of Defects - 10.7.1. Visual defects (Except no / wrong label) are treated as minor defect and electrical defect is major. - 10.7.2. Two minor defects are equal to one major in lot sampling inspection. #### 10.8.Identification/marking criteria Any unit with illegible / wrong /double or no marking/ label shall be rejected. #### 10.9. Packaging - 10.9.1. There should be no damage of the outside carton box, each packaging box should have one identical label. - 10.9.2. Modules inside package box should have compliant mark. - 10.9.3. All direct package materials shall offer ESD protection **Note1**: Bright dot is defined as the defective area of the dot is larger than 50% of one sub-pixel area. Bright dot: The bright dot size defect at black display pattern. It can be recognized by 2% transparency of filter when the distance between eyes and panel is $350 \text{mm} \pm 50 \text{mm}$ . Dark dot: Cyan, Magenta or Yellow dot size defect at white display pattern. It can be recognized by 5% transparency of filter when the distance between eyes and panel is $350 \text{mm} \pm 50 \text{mm}$ . **Note2:** Mura on display which appears darker / brighter against background brightness on parts of display area. # 11. Reliability Specification | No | Item | Condition | Quantity | Criteria | |----|---------------------------------------------------------|---------------------------------------------------------------------------------------|----------|----------------------| | 1 | High Temperature Operating | 50℃, 96Hrs | 2 | GB/T2423.2<br>-2008 | | 2 | Low Temperature Operating | -0℃, 96Hrs | 2 | GB/T2423.1<br>-2008 | | 3 | High Humidity Storage | 50℃, 90%RH, 96Hrs | 2 | GB/T2423.3<br>-2016 | | 4 | High Temperature Storage | 60℃, 96Hrs | 2 | GB/T2423.2<br>-2008 | | 5 | Low Temperature Storage | -10℃, 96Hrs | 2 | GB/T2423.1<br>-2008 | | 6 | Thermal Cycling Test Storage | -30 °C, 60min~80 °C, 60min,<br>20 cycles. | 2 | GB/T2423.22<br>-2012 | | 7 | Packing vibration | Frequency range:10Hz~50Hz Acceleration of gravity:5G X,Y,Z 30 min for each direction. | - | GB/T5170.14<br>-2009 | | 8 | Electrical Static Discharge Air:±4KV 150pF/330 Ω 5 time | Air: $\pm$ 4KV 150pF/330 $\Omega$ 5 times | 2 | GB/T17626.2 | | | Licetifical otatic Discharge | Contact: $\pm$ 2KV 150pF/330 $\Omega$ 5 times | | -2018 | | 9 | Drop Test<br>(Packaged) | Height:80 cm,1 corner, 3 edges, 6 surfaces. | - | GB/T2423.7<br>-2018 | Note1. No defection cosmetic and operational function allowable. Note2. Total current Consumption should be below double of initial value # 12. Precautions and Warranty #### 12.1. Safety - 12.1.1. The liquid crystal in the LCD is poisonous. Do not put it in your mouth. If the liquid crystal touches your skin or clothes, wash it off immediately using soap and water. - 12.1.2. Since the liquid crystal cells are made of glass, do not apply strong impact on them. Handle with care. #### 12.2. Handling - 12.2.1. Reverse and use within ratings in order to keep performance and prevent damage. - 12.2.2. Do not wipe the polarizer with dry cloth, as it might cause scratch. If the surface of the LCD needs to be cleaned, wipe it swiftly with cotton or other soft cloth soaked with petroleum IPA, do not use other chemicals. #### 12.3. Storage - 12.3.1. Do not store the LCD module beyond the specified temperature ranges. - 12.3.2. Strong light exposure causes degradation of polarizer and color filter. #### 12.4. Metal Pin (Apply to Products with Metal Pins) 12.4.1. Pins of LCD and Backlight 12.4.1.1. Solder tip can touch and press on the tip of Pin LEAD during the soldering 12.4.1.2. Recommended Soldering Conditions Solder Type: Sn96.3~94-Ag3.3~4.3-Cu0.4~1.1 Maximum Solder Temperature: 370 ℃ Maximum Solder Time: 3s at the maximum temperature Recommended Soldering Temp: 350±20 ℃ Typical Soldering Time: ≤3s 12.4.1.3. Solder Wetting Solder Pin Lead Recommended Solder Pin Lead Not Recommended #### 12.4.2. Pins of EL 12.4.2.1. Solder tip can touch and press on the tip of EL leads during soldering. 12.4.2.2. No Solder Paste on the soldering pad on the motherboard is recommended. 12.4.2.3. Recommended Soldering Conditions Solder type: Nippon Alimit Leadfree SR-34, size 0.5mm Recommended Solder Temperature: 270~290 ℃ Typical Soldering Time: ≤2s Minimum solder distance from EL lamp (body):2.0mm 12.4.2.4. No horizontal press on the EL leads during soldering. 12.4.2.5. 180° bend EL leads three times is not allowed. #### 12.4.2.6. Solder Wetting Recommended Not Recommended 12.4.2.7. The type of the solder iron: Recommended Not Recommended 12.4.2.8. Solder Pad #### 12.5. Operation - 12.5.1. Do not drive LCD with DC voltage - 12.5.2. Response time will increase below lower temperature - 12.5.3. Display may change color with different temperature - 12.5.4. Mechanical disturbance during operation, such as pressing on the display area, may cause the segments to appear "fractured". - 12.5.5. Do not connect or disconnect the LCM to or from the system when power is on. - 12.5.6. Never use the LCM under abnormal condition of high temperature and high humidity. - 12.5.7. Module has high frequency circuits. Sufficient suppression to the electromagnetic interface shall be done by system manufacturers. Grounding and shielding methods may be important to minimize the interference. - 12.5.8. Do not display the fixed pattern for long time (we suggest the time not longer than one hour) because it will develop image sticking due to the TFT structure. #### 12.6. Static Electricity - 12.6.1. CMOS LSIs are equipped in this unit, so care must be taken to avoid the electro-static charge, by ground human body, etc. - 12.6.2. The normal static prevention measures should be observed for work clothes and benches. - 12.6.3. The module should be kept into anti-static bags or other containers resistant to static for storage. #### 12.7. Limited Warranty - 12.7.1. Our warranty liability is limited to repair and/or replacement. We will not be responsible for any consequential loss. - 12.7.2. If possible, we suggest customer to use up all modules in six months. If the module storage time over twelve months, we suggest that recheck it before the module be used. - 12.7.3. After the product shipped, any product quality issues must be feedback within three months, otherwise, we will not be responsible for the subsequent or consequential events. | | _ | _ | | | | |---|----|----|-----|------|--| | 1 | 3. | Ра | cka | aina | | TBD # 14. Outline Drawing